首頁>FW802A-DB>規(guī)格書詳情

FW802A-DB中文資料agere數(shù)據(jù)手冊PDF規(guī)格書

FW802A-DB
廠商型號

FW802A-DB

功能描述

Low-Power PHY IEEE 1394A-2000 Two-Cable Transceiver/Arbiter Device

文件大小

397.43 Kbytes

頁面數(shù)量

24

生產(chǎn)廠商 Agere Systems
企業(yè)簡稱

agere

中文名稱

Agere Systems官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二

更新時間

2025-5-18 23:00:00

人工找貨

FW802A-DB價格和庫存,歡迎聯(lián)系客服免費人工找貨

FW802A-DB規(guī)格書詳情

Description

The Agere Systems Inc. FW802A device provides the analog physical layer functions needed to implement a two-port node in a cable-based IEEE 1394-1995 and IEEE 1394a-2000 network.

Distinguishing Features

■ Compliant with IEEE Standard 1394a-2000, IEEE Standard for a High Performance Serial Bus Amendment 1.

■ Low-power consumption during powerdown or microlow-power sleep mode.

■ Supports extended BIAS_HANDSHAKE time for enhanced interoperability with camcorders.

■ While unpowered and connected to the bus, will not drive TPBIAS on a connected port even if receiving incoming bias voltage on that port.

■ Does not require external filter capacitors for PLL.

■ Does not require a separate 5 V supply for 5 V link controller interoperability.

■ Interoperable across 1394 cable with 1394 physical layers (PHY) using 5 V supplies.

■ Interoperable with 1394 link-layer controllers using 5 V supplies.

■ 1394a-2000 compliant common mode noise filter on incoming TPBIAS.

■ Powerdown features to conserve energy in batterypowered applications include:

— Device powerdown pin.

— Link interface disable using LPS.

— Inactive ports power down.

— Automatic microlow-power sleep mode during suspend.

■ Interface to link-layer controller supports Annex J electrical isolation as well as bus-keeper isolation.

Features

■ Provides two fully compliant cable ports at 100 Mbits/s, 200 Mbits/s, and 400 Mbits/s.

■ Fully supports OHCI requirements.

■ Supports arbitrated short bus reset to improve utilization of the bus.

■ Supports ack-accelerated arbitration and fly-by concatenation.

■ Supports connection debounce.

■ Supports multispeed packet concatenation.

■ Supports PHY pinging and remote PHY access packets.

■ Fully supports suspend/resume.

■ Supports PHY-link interface initialization and reset.

■ Supports 1394a-2000 register set.

■ Supports LPS/link-on as a part of PHY-link interface.

■ Supports provisions of IEEE 1394-1995 Standard for a High Performance Serial Bus.

■ Fully interoperable with FireWire? implementation of IEEE 1394-1995.

■ Reports cable power fail interrupt when voltage at CPS pin falls below 7.5 V.

■ Separate cable bias and driver termination voltage supply for each port.

■ Meets Intel? Mobile Power Guideline 2000.

Other Features

■ 64-pin TQFP package.

■ Single 3.3 V supply operation.

■ Data interface to link-layer controller provided through 2/4/8 parallel lines at 50 Mbits/s.

■ 25 MHz crystal oscillator and PLL provide transmit/ receive data at 100 Mbits/s, 200 Mbits/s, and 400 Mbits/s, and link-layer controller clock at 50 MHz.

■ Node power-class information signaling for system power management.

■ Multiple separate package signals provided for analog and digital supplies and grounds.

產(chǎn)品屬性

  • 型號:

    FW802A-DB

  • 制造商:

    AGERE

  • 制造商全稱:

    AGERE

  • 功能描述:

    Low-Power PHY IEEE 1394A-2000 Two-Cable Transceiver/Arbiter Device

供應商 型號 品牌 批號 封裝 庫存 備注 價格
AGERE
24+
NA/
388
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價
AGERE
2016+
TQFP64
2600
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
詢價
AGERE
25+
QFP
345
原裝正品,假一罰十!
詢價
AGERE
22+
QFP64
100000
代理渠道/只做原裝/可含稅
詢價
AGERE
24+
QFP
85
詢價
AGERE
22+
TQFP64
5000
全新原裝現(xiàn)貨!價格優(yōu)惠!可長期
詢價
AGERE
23+
QFP64
5000
原裝正品,假一罰十
詢價
AGERE
24+
TQFP-64
9600
原裝現(xiàn)貨,優(yōu)勢供應,支持實單!
詢價
AGERE
16+
TQFP
2500
進口原裝現(xiàn)貨/價格優(yōu)勢!
詢價
AGERE
23+
原廠原包
19960
只做進口原裝 終端工廠免費送樣
詢價