首頁>MIMXRT1051DAE4A>規(guī)格書詳情
i.MX RT1060 Crossover Processors for Industrial Products
1.93602 Mbytes
114 頁
nxp【恩智浦】
恩智浦半導體公司官網
下載地址一下載地址二到原廠下載
2025-5-23 10:10:00
MIMXRT1051DAE4A價格和庫存,歡迎聯(lián)系客服免費人工找貨
1.1 Features
The i.MX RT1060 processors are based on Arm Cortex-M7 Core Platform, which has the following
features:
? Supports single Arm Cortex-M7 Core with:
— 32 KB L1 Instruction Cache
— 32 KB L1 Data Cache
— Full featured Floating Point Unit (FPU) with support of the VFPv5 architecture
— Support the Armv7-M Thumb instruction set
? Integrated MPU, up to 16 individual protection regions
? Tightly coupled GPIOs, operating at the same frequency as Arm Core
? Up to 512 KB I-TCM and D-TCM in total
? Frequency of 528 MHz
? Cortex M7 CoreSight? components integration for debug
? Frequency of the core, as per Table 10, Operating ranges, on page 24.
The SoC-level memory system consists of the following additional components:
— Boot ROM (128 KB)
— On-chip RAM (1 MB)
– 512 KB OCRAM shared between ITCM/DTCM and OCRAM
– Dedicate 512 KB OCRAM
? External memory interfaces:
— 8/16-bit SDRAM, up to SDRAM-133/SDRAM-166
— 8/16-bit SLC NAND FLASH, with ECC handled in software
— SD/eMMC
— SPI NOR/NAND FLASH
— Parallel NOR FLASH with XIP support
— Two single/dual channel Quad SPI FLASH with XIP support
? Timers and PWMs:
— Two General Programmable Timers (GPT)
– 4-channel generic 32-bit resolution timer for each
– Each support standard capture and compare operation
— Four Periodical Interrupt Timers (PIT)
– Generic 32-bit resolution timer
Tel:0755 8246 9263
Email:kf@114ic.com
投訴建議:kf@114ic.com
Copyright ? 2003-2025 114ic.com All Rights Reserved 粵ICP備05011613號 粵公網安備 44030402000933號