首頁(yè)>MPC603ECSLASHD>規(guī)格書詳情
MPC603ECSLASHD中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
MPC603ECSLASHD |
功能描述 | PowerPC 603? RISC Microprocessor Hardware Specifications |
文件大小 |
265.38 Kbytes |
頁(yè)面數(shù)量 |
31 頁(yè) |
生產(chǎn)廠商 | NXP Semiconductors |
企業(yè)簡(jiǎn)稱 |
nxp【恩智浦】 |
中文名稱 | 恩智浦半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-5-16 22:30:00 |
人工找貨 | MPC603ECSLASHD價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
MPC603ECSLASHD規(guī)格書詳情
Features
This section summarizes features of the 603’s implementation of the PowerPC architecture. Major features
of the 603 are as follows:
? High-performance, superscalar microprocessor
— As many as three instructions issued and retired per clock
— As many as five instructions in execution per clock
— Single-cycle execution for most instructions
— Pipelined FPU for all single-precision and most double-precision operations
? Five independent execution units and two register files
— BPU featuring static branch prediction
— A 32-bit IU
— Fully IEEE 754-compliant FPU for both single- and double-precision operations
— LSU for data transfer between data cache and GPRs and FPRs
— SRU that executes condition register (CR) and special-purpose register (SPR) instructions
— Thirty-two GPRs for integer operands
— Thirty-two FPRs for single- or double-precision operands
? High instruction and data throughput
— Zero-cycle branch capability (branch folding)
— Programmable static branch prediction on unresolved conditional branches
— Instruction fetch unit capable of fetching two instructions per clock from the instruction cache
— A six-entry instruction queue that provides lookahead capability
— Independent pipelines with feed-forwarding that reduces data dependencies in hardware
— 8-Kbyte data cache—two-way set-associative, physically addressed; LRU replacement
algorithm
— 8-Kbyte instruction cache—two-way set-associative, physically addressed; LRU replacement
algorithm
— Cache write-back or write-through operation programmable on a per page or per block basis
— BPU that performs CR lookahead operations
— Address translation facilities for 4-Kbyte page size, variable block size, and 256-Mbyte
segment size
— A 64-entry, two-way set-associative ITLB
— A 64-entry, two-way set-associative DTLB
— Four-entry data and instruction BAT arrays providing 128-Kbyte to 256-Mbyte blocks
— Software table search operations and updates supported through fast trap mechanism
— 52-bit virtual address; 32-bit physical address
? Facilities for enhanced system performance
— A 32- or 64-bit split-transaction external data bus with burst transfers
— Support for one-level address pipelining and out-of-order bus transactions
— Bus extensions for direct-store operations
? Integrated power management
— Low-power 3.3 volt design
— Internal processor/bus clock multiplier that provides 1/1, 2/1, 3/1 and 4/1 ratios
— Three power saving modes—doze, nap, and sleep
— Automatic dynamic power reduction when internal functional units are idle
? In-system testability and debugging features through JTAG boundary-scan capability
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
MOTO |
24+ |
QFP |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢價(jià) | ||
MOTO |
24+ |
QFP |
20000 |
全新原廠原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅??! |
詢價(jià) | ||
FREESCALE |
1738+ |
QFP240 |
8529 |
科恒偉業(yè)!只做原裝正品,假一賠十! |
詢價(jià) | ||
MOTOROLA |
23+ |
QFP |
4500 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售! |
詢價(jià) | ||
MOT |
00+ |
QFP |
14 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
MOROTOLA |
2138+ |
QFP |
8960 |
專營(yíng)BGA,QFP原裝現(xiàn)貨,假一賠十 |
詢價(jià) | ||
FREESCAL |
23+ |
BGAQFP |
8659 |
原裝公司現(xiàn)貨!原裝正品價(jià)格優(yōu)勢(shì). |
詢價(jià) | ||
MOTOROLA/摩托羅拉 |
23+ |
9903 |
原廠授權(quán)一級(jí)代理,專業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢價(jià) | |||
FREESCAL |
23+ |
BGA |
19726 |
詢價(jià) | |||
MOTOROLA |
24+ |
QFP |
6980 |
原裝現(xiàn)貨,可開(kāi)13%稅票 |
詢價(jià) |