首頁>UPD44324092BF5-E40-FQ1-A>規(guī)格書詳情
UPD44324092BF5-E40-FQ1-A中文資料瑞薩數據手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- UPD44324085F5-E33-EQ2
- UPD44324082F5-E50-EQ2-A
- UPD44324084
- UPD44324084F5-E33-EQ2
- UPD44324085F5-E40-EQ2
- UPD44324084F5-E40-EQ2
- UPD44324084F5-E50-EQ2
- UPD44324085F5-E50-EQ2
- UPD44324085
- UPD44324082F5-E50-EQ2-A
- UPD44324085F5-E37-EQ2-A
- UPD44324085F5-E40-EQ2-A
- UPD44324085F5-E50-EQ2-A
- UPD44324085-A
- UPD44324092-A
- UPD44324092B
- UPD44324092BF5-E33-FQ1
- UPD44324092BF5-E33-FQ1-A
UPD44324092BF5-E40-FQ1-A規(guī)格書詳情
Features
? 1.8 ± 0.1 V power supply
? 165-pin PLASTIC BGA (15 x 17)
? HSTL interface
? PLL circuitry for wide output data valid window and future frequency scaling
? Pipelined double data rate operation
? Common data input/output bus
? Two-tick burst for low DDR transaction size
? Two input clocks (K and K#) for precise DDR timing at clock rising edges only
? Two output clocks (C and C#) for precise flight time
and clock skew matching-clock and data delivered together to receiving device
? Internally self-timed write control
? Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.
? User programmable impedance output (35 to 70 Ω)
? Fast clock cycle time : 3.3 ns (300 MHz), 3.5ns (287MHz), 4.0 ns (250 MHz), 5.0 ns (200 MHz)
? Simple control logic for easy depth expansion
? JTAG 1149.1 compatible test access port
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
RENESAS |
23+ |
BGA |
8650 |
受權代理!全新原裝現(xiàn)貨特價熱賣! |
詢價 | ||
NEC |
2023+ |
5800 |
進口原裝,現(xiàn)貨熱賣 |
詢價 | |||
RENESAS/瑞薩 |
23+ |
BGA |
15000 |
一級代理原裝現(xiàn)貨 |
詢價 | ||
NEC ELECTRONICS |
2023+ |
SMD |
18422 |
安羅世紀電子只做原裝正品貨 |
詢價 | ||
NEC |
21+ |
BGA |
5 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
RENESAS/瑞薩 |
23+ |
BGA |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
NEC |
23+ |
BGA |
10 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
RENESAS/瑞薩 |
24+ |
NA/ |
3357 |
原廠直銷,現(xiàn)貨供應,賬期支持! |
詢價 | ||
21+ |
BGA |
8000 |
全新原裝 公司現(xiàn)貨 價格優(yōu) |
詢價 | |||
NEC |
23+ |
11200 |
原廠授權一級代理、全球訂貨優(yōu)勢渠道、可提供一站式BO |
詢價 |